RNDr. Ing. Vladimír Smotlacha, Ph.D.

Publikace

Systém přenosu času mezi Laboratoří přesného času a frekvence FEL ČVUT a Státním etalonem času a frekvence

Autoři
Roztočil, J.; Vigner, V.; Roškot, S.; Kuna, A.; Čemusová, B.; Smotlacha, V.; Vojtěch, J.
Rok
2019
Publikováno
Metrologie. 2019, 2019(3), 1-8. ISSN 1210-3543.
Typ
Článek
Anotace
Článek seznamuje s řešením systému přenosu času po optických vláknech mezi Laboratoří přesného času a frekvence FEL ČVUT (Praha 6, Dejvice) a Laboratoří státního etalonu času a frekvence (Praha 8, Kobylisy).

System on Chip for Comparison of Precise Time Sources

Rok
2017
Publikováno
Proceedings of 2016 IEEE East-West Design & Test Symposium (EWDTS). IEEE (Institute of Electrical and Electronics Engineers), 2017. ISBN 978-1-5090-0693-9.
Typ
Stať ve sborníku
Anotace
This paper deals with a precise time, particularly comparison of diverse precise time transfer methods and sources. We deal with two ways of the precise time acquisition - the dedicated time and frequency transfer infrastructure and the time network protocols. For the needs of distinct time and frequency methods evaluation, we designed a FPGA based System on Chip (SoC) that may acquire time and frequency from dedicated time transfer infrastructure or from a standard TCPIP network utilizing IEEE 1588 or NTP protocol. The SoC is implemented on a Zynq field-programmable gate array (FPGA). We also present an experience with the design and intended applications of our system.

Next generation of architecture for precise time measurements

Rok
2015
Publikováno
Proceedings of 2015 IEEE East-West Design & Test Symposium (EWDTS). Piscataway: IEEE, 2015. ISBN 978-1-4673-7775-1.
Typ
Stať ve sborníku
Anotace
This paper deals with a new generation of our adapters for atomic clock timescale comparison and other time measurements. Our currently operated adapters are based on Virtex 5 FPGA and the further development on this platform is obsolete. We describe our experience with FPGA based time measurement system consisting of one or two channel interpolating counter. We propose the new design based on the Zynq All Programmable SoC platform and present testing results.

Dual interpolating counter architecture for atomic clock comparison

Rok
2014
Publikováno
Proceedings of IEEE East-West Design & Test Symposium. New York: Institute of Electrical and Electronics Engineers, 2014. pp. 32-35. ISBN 978-1-4799-7630-0.
Typ
Stať ve sborníku
Anotace
This paper deals with an accurate time transfer and atomic clocks comparison in a geographically distant locations utilizing the optical lines. A new dual interpolating counter architecture for the clock comparison over an optical network is presented, especially utilizing dense wavelength division multiplexing (DWDM). There are described the time transfer method and the details of the interpolating counter implementation (the interpolator feed and the run time interpolator calibration). Experiences with the current embedded time interval counter design in the FPGA are presented as well.

Atomic Clock Comparison over Optical Network

Rok
2013
Publikováno
2013 IEEE 20th International Conference on Electronics, Circuits, and Systems (ICECS 2013). Piscataway: IEEE, 2013. pp. 682-685. ISBN 978-1-4799-2452-3.
Typ
Stať ve sborníku
Anotace
This paper deals with an accurate time transfer and atomic clocks comparison. It presents an adapter for clock comparison over an optical network, especially utilizing dense wavelength division multiplexing (DWDM). The adapter is a field-programmable gate array (FPGA) based device with DWDM transceivers and frequency synthesis functionality. For the second generation of adapters an embedded interpolating time interval counter in FPGA was developed. We also present results of interpolating counter functionality evaluation in respect to SR620 universal counter.

The hardware architecture and device for accurate time signal processing

Rok
2013
Publikováno
Proceedings of IEEE East-West Design & Test Symposium (EWDTS’2013). Kharkiv: Kharkov National University of Radioelectronics, 2013, ISBN 978-1-4799-2095-2. Available from: http://www.ewdtest.com/conf/
Typ
Stať ve sborníku
Anotace
The paper describes architecture, design and implementation of accurate time interval counter into the FPGA (field-programmable gate array) structure. We embedded it into the specialized adaptor for time transfer over optical links. We also present achieved results of comparison with precise commercial counter SR-620.